## GOVT. POLYTECHNIC, MANDKOLA (PALWAL)

## LessonPlan

Nameofthe Faculty : Smt. MONIKA GUPTA

Discipline : Computer Engg.

Semester : 4<sup>th</sup>

Subject : CO

Lessonplanduration : 15 weeks (from6March,2023 to 23 June,2023 )

| Week                 | Theory          |                                                                              |  |
|----------------------|-----------------|------------------------------------------------------------------------------|--|
|                      | LectureDay      | Topic(includingassignments/tests)                                            |  |
| 1 <sup>st</sup> Week | 1 <sup>st</sup> | HardwareorganisationofcomputersystemBasicPrinciple: BasicaboutComputerSystem |  |
|                      | 2 <sup>nd</sup> | CPUorganization:generalregisterorganisation                                  |  |
|                      | 3 <sup>rd</sup> | Stackorganization                                                            |  |
|                      | 4 <sup>th</sup> | Instructionformats:Introduction                                              |  |
| Week2                | 1 <sup>st</sup> | threeaddress,two address,                                                    |  |
|                      | 2 <sup>nd</sup> | oneaddress,zeroaddress                                                       |  |
|                      | 3 <sup>rd</sup> | RISCinstruction                                                              |  |
|                      | 4 <sup>th</sup> | Addressingmodes:Immediate,register                                           |  |
| Week3                | 1 <sup>st</sup> | Direct,indirect,.                                                            |  |
|                      | 2 <sup>nd</sup> | relative, indexed                                                            |  |
|                      | 3 <sup>rd</sup> | CPUDesign: Microprogrammedvs hardwired control.                              |  |
|                      | 4 <sup>th</sup> | CPUDesign: Microprogrammedvs hardwired control.                              |  |
| Week4                | 1 <sup>st</sup> | ReducedinstructionsetcomputersReducedinstructionset computers                |  |
|                      | 2 <sup>nd</sup> | ReducedinstructionsetcomputersReducedinstructionset computers                |  |
|                      | 3 <sup>rd</sup> | CISCcharacteristics                                                          |  |
|                      | 4 <sup>th</sup> | RISCcharacteristics,                                                         |  |
| Week5                | 1 <sup>st</sup> | ComparisonbetweenCISC& RISC                                                  |  |
|                      | 2 <sup>nd</sup> | AssignmentonCPUOrganization                                                  |  |
|                      | 3 <sup>rd</sup> | AssignmentonCPUDesign                                                        |  |
|                      | 4 <sup>th</sup> | Discussiononunit 1                                                           |  |
| Week6                | 1 <sup>st</sup> | Memoryorganization:BasicsAboutMemory                                         |  |
|                      | 2 <sup>nd</sup> | MemoryHierarchy                                                              |  |
|                      | 3 <sup>rd</sup> | RAM andROMchips                                                              |  |
|                      | 4 <sup>th</sup> | Memoryaddressmap                                                             |  |
| Week7                | 1 <sup>st</sup> | Memoryconnectionsto CPU                                                      |  |
|                      | 2 <sup>nd</sup> | Auxillarymemory:Magneticdisks                                                |  |

|        | 3 <sup>rd</sup> | Auxillarymemory:magnetictapes                                               |
|--------|-----------------|-----------------------------------------------------------------------------|
|        | 4 <sup>th</sup> | Associativememory                                                           |
| Week8  | 1 <sup>st</sup> | Cachememory                                                                 |
|        | 2 <sup>nd</sup> | Virtualmemory                                                               |
|        | 3 <sup>rd</sup> | Memorymanagementhardware                                                    |
|        | 4 <sup>th</sup> | AssignmentonMemoryHierarchy                                                 |
| Week9  | 1 <sup>st</sup> | AssignmentonAuxillarymemory                                                 |
|        | 2 <sup>nd</sup> | Test                                                                        |
|        | 3 <sup>rd</sup> | I/Oorganization:BasisInputoutputsystem(BIOS)                                |
|        | 4 <sup>th</sup> | FunctionofBIOS                                                              |
| Week10 | 1 <sup>st</sup> | Testingandinitialization                                                    |
|        | 2 <sup>nd</sup> | Configuringthesystem                                                        |
|        | 3 <sup>rd</sup> | AssignmentonBIOS                                                            |
|        | 4 <sup>th</sup> | ModesofDataTransfer                                                         |
| Week11 | 1 <sup>st</sup> | ProgrammedI/O                                                               |
|        | 2 <sup>nd</sup> | Synchronous, asynchronous and interruptinitiated                            |
|        | 3 <sup>rd</sup> | Synchronous, asynchronous and interruptinitiated                            |
|        | 4 <sup>th</sup> | DMAdatatransfer                                                             |
| Week12 | 1 <sup>st</sup> | AssignmentonmodesofData Transfer                                            |
|        | 2 <sup>nd</sup> | Test                                                                        |
|        | 3 <sup>rd</sup> | Architectureofmultiprocessorsystems:Introductionabout Multiprocessorsystems |
|        | 4 <sup>th</sup> | Architectureofmultiprocessorsystems                                         |
| Week13 | 1 <sup>st</sup> | Formsofparallelprocessing                                                   |
| Weekis | 2 <sup>nd</sup> | Parallelprocessingandpipelines                                              |
|        | 3 <sup>rd</sup> | Basiccharacteristicsofmultiprocessor                                        |
|        | 4 <sup>th</sup> | AssignmentonmultiprocessorSystem                                            |
| Week14 | 1 <sup>st</sup> | Generalpurposemultiprocessors'                                              |
|        | 2 <sup>nd</sup> | Interconnectionnetworks:timesharedcommonbus                                 |
|        | 3 <sup>rd</sup> | multiportmemory                                                             |
|        | 4 <sup>th</sup> | crossbarswitch                                                              |
| Week15 | 1 <sup>st</sup> | multistageswitchingnetworksandhypercubestructures                           |
|        | 2 <sup>nd</sup> | multistageswitchingnetworksandhypercubestructures                           |
|        | 3 <sup>rd</sup> | AssignmentonInterconnectionnetworks                                         |
|        | 4 <sup>th</sup> | Test                                                                        |
|        | 7               | 1631                                                                        |